module rise_pulse(
input wire clk,
input wire rst, // synchronous active-high reset
input wire sig_in,
output reg pulse
);
reg prev; // previous sampled value of sig_in
always @(posedge clk) begin
if(rst) begin
prev <= 0;
pulse <= 0;
end else if(sig_in == 1 && prev == 0)begin
pulse <= 1;
prev <= sig_in;
end else begin
prev <= sig_in;
pulse <= 0;
end
end
endmodule