// ============================================================
// Basic Gates (given)
// ============================================================
module and_gate(input a, b, output y);
assign y = a & b;
endmodule
module or_gate(input a, b, output y);
assign y=a|b;
endmodule
module not_gate(input a, output y);
assign y=~a;
endmodule
module xor_gate (
input a, b,
output y
);
wire w1,w2,w3,w4,w5;
not_gate inst1(a,w1);
not_gate inst2(b,w2);
and_gate inst3(a,w2,w3);
and_gate inst4(b,w1,w4);
or_gate inst5(w3,w4,w5);
assign y=w5;
endmodule