How do you plan to solve it?
// ============================================================
// Basic Gates (given)
// ============================================================
module and_gate(input a, b, output y);
assign y = a & b;
endmodule
module or_gate(input a, b, output y);
// write code here for or gate
assign y= a|b;
endmodule
module not_gate(input a, output y);
// write code here for not gate
assign y=~a;
endmodule
// ============================================================
// XOR Gate
// ============================================================
module xor_gate (
input a, b,
output y
);
wire w1, w2, w3, w4;
not_gate g1 (a, w1);
not_gate g2 (b, w2);
and_gate g3 (a, w2, w3);
and_gate g4 (w1, b, w4);
or_gate g5 (w3, w4, y);
endmodule