Prev Problem
Next Problem

9. XOR Gate Using Basic Gates

Back To All Submissions
Previous Submission
Next Submission

Solving Approach

How do you plan to solve it?

 

 

Code

// ============================================================
// Basic Gates (given)
// ============================================================
module and_gate(input a, b, output y);
    assign y = a & b;
endmodule

module or_gate(input a, b, output y);
    // write code here for or gate
    assign y = a | b;

endmodule

module not_gate(input a, output y);
    // write code here for not gate
    assign y = ~a;

endmodule

// ============================================================
// XOR Gate
// ============================================================
module xor_gate (
    input  a, b,
    output y
);
    // TODO: declare intermediate wires
    wire t1;
    wire t2; 

    wire nota; 
    wire notb; 

    // TODO: instantiate required gates
    // NOT gates 
    not_gate not1(.a(a), .y(nota));
    not_gate not2(.a(b), .y(notb));

    // AND gates 
    and_gate and1(.a(a), .b(notb), .y(t1));
    and_gate and2(.a(nota), .b(b), .y(t2));

    or_gate  or1(.a(t1), .b(t2), .y(y));


endmodule

 

Was this helpful?
Upvote
Downvote