How do you plan to solve it?
// ============================================================
// Basic Gates (given)
// ============================================================
module and_gate(input a, b, output y);
assign y = a & b;
endmodule
module or_gate(input a, b, output y);
// write code here for or gate
assign y = a | b;
endmodule
module not_gate(input a, output y);
// write code here for not gate
assign y = ~ a;
endmodule
// ============================================================
// XOR Gate
// ============================================================
module xor_gate (
input a, b,
output y
);
// TODO: declare intermediate wires
wire w1, w2, na, nb;
// TODO: instantiate required gates
not_gate notGate1(a, na);
not_gate notGate2(b, nb);
and_gate andGate1(a, nb, w1);
and_gate andGate2(na, b, w2);
or_gate orGate(w1, w2, y);
endmodule