How do you plan to solve it?
// ============================================================
// Basic Gates (given)
// ============================================================
module and_gate(input a, b, output y);
assign y = a & b;
endmodule
module or_gate(input a, b, output y);
// write code here for or gate
assign y = a | b ;
endmodule
module not_gate(input a, output y);
// write code here for not gate
assign y = ~a;
endmodule
// ============================================================
// XOR Gate
// ============================================================
module xor_gate (
input a, b,
output y
);
// TODO: declare intermediate wires
wire w1,w2,y1,y2;
not_gate n1(.a(a) ,.y(w1));
not_gate n2(.a(b) ,.y(w2));
and_gate a1(.a(a) ,.b(w2),.y(y1));
and_gate a2(.a(w1) ,.b(b), .y(y2));
or_gate o1(.a(y1) ,.b(y2),.y(y));
// TODO: instantiate required gates
endmodule