How do you plan to solve it?
// ============================================================
// Basic Gates (given)
// ============================================================
module and_gate(input a, b, output y);
assign y = a & b;
endmodule
module or_gate(input a, b, output y);
// write code here for or gate
endmodule
module not_gate(input a, output y);
// write code here for not gate
endmodule
// ============================================================
// XOR Gate
// ============================================================
module xor_gate (
input a, b,
output y
);
wire w1,w2;
wire an,bn;
not (an,a);
not (bn,b);
and(w1,a,bn);
and(w2,an,b);
or(y,w1,w2);
// TODO: declare intermediate wires
// TODO: instantiate required gates
endmodule