Prev Problem
Next Problem

9. XOR Gate Using Basic Gates

Back To All Submissions
Previous Submission
Next Submission

Solving Approach

How do you plan to solve it?

 

 

Code

// ============================================================
// Basic Gates (given)
// ============================================================
module and_gate(input a, b, output y);
    assign y = a & b;
endmodule

module or_gate(input a, b, output y);
    // write code here for or gate
    assign y = a | b;
endmodule

module not_gate(input a, output y);
    // write code here for not gate
    assign y = ~a;
endmodule

// ============================================================
// XOR Gate
// ============================================================
module xor_gate (
    input  a, b,
    output y
);
    // TODO: declare intermediate wires
    wire ab_bar, abar_b, not_a, not_b;

    // TODO: instantiate required gates
    not_gate n1(.a(a), .y(not_a));
    not_gate n2(.a(b), .y(not_b));
    and_gate a1(.a(a),.b(not_b),.y(ab_bar));
    and_gate a2(.a(b),.b(not_a),.y(abar_b));
    or_gate o1(.a(ab_bar),.b(abar_b),.y(y));

endmodule

 

Was this helpful?
Upvote
Downvote