How do you plan to solve it?
// ============================================================
// Basic Gates (given)
// ============================================================
module and_gate(input a, b, output y);
assign y = a & b;
endmodule
module or_gate(input a, b, output y);
assign y = a | b;
endmodule
module not_gate(input a, output y);
assign y = ~a;
endmodule
// ============================================================
// XOR Gate
// ============================================================
module xor_gate (
input a, b,
output y
);
// TODO: declare intermediate wires
wire abar, bbar, w1, w2;
// TODO: instantiate required gates
not_gate n1(a, abar);
not_gate n2(b, bbar);
and_gate a1(a, bbar, w1);
and_gate a2(b, abar, w2);
or_gate o1(w1, w2, y);
endmodule